INTEGRATED CIRCUITS



Product specification File under Integrated Circuits, IC11 1996 Jul 26



### FEATURES

### Spindle motor driver

- Internal 1 A peak current power drivers
- Low  $\mathsf{R}_{\mathsf{ds}(\mathsf{on})}$  1  $\Omega$  max total for high, low and isolation drivers
- Induction sense start-up option
- External current sense resistor
- · Soft switching on both upper and lower drivers
- Programmable linear or PWM spindle mode
- Provide spindle active dynamic braking mode.

### Voice coil motor driver

- 0.8 Amp VCM power driver
- Maximum of 1 V drop across the power driver at 0.8 A
- · External current sense resistor, with sense amplifier
- External current control loop compensation
- 15 kHz (typ.) VCM current control loop bandwidth
- Three mode operation: enable VCM, retract, and disable.

### Power monitor and retract circuit

- +5 and +12 V power monitor threshold accuracy  $\pm 2\%$
- Hysteresis on both power monitor comparators
- Precision internal voltage generator ±2%
- Buffered reference voltage output pin

- Retract circuit operates down to 2 V
- Internal thermal sense circuitry with an over temperature shut down option
- Internal boost voltage generator
- Sleep mode.

### **APPLICATIONS**

• Hard disk drive for PC products.

### **GENERAL DESCRIPTION**

The TDA5147K is an ASIC combination chip that includes the following functions; spindle motor drive, voice coil motor drive, retract, and power-on. The circuit is contained in a 52-pin PLCC package.

The TDA5147K (see Fig.1) is controlled by a custom digital ASIC. The custom ASIC provides the necessary commutation sequences for the spindle drivers via the SCNTL1, SCNTL2 and SCNTL3 inputs. Spindle speed is monitored by comparator outputs SENU, SENV and SENWIS. Motor speed control is accomplished by a PWM signal (input at the SIPWM pin).

Control of the VCM circuits is via the V<sub>IPWMH</sub> and V<sub>IPWML</sub> input signals. These two inputs provide control of the coil current. The V<sub>ISENSE2</sub> output signal can be used to monitor the voice coil current.

### QUICK REFERENCE DATA

| SYMBOL                 | PARAMETER                        | MIN. | TYP. | MAX. | UNIT |
|------------------------|----------------------------------|------|------|------|------|
| Supply voltage         | e                                |      |      |      | •    |
| V <sub>CCA1</sub>      | analog supply voltage 1          | 4.5  | 5.0  | 5.5  | V    |
| V <sub>CCA2</sub>      | analog supply voltage 2          | 10.8 | 12.0 | 13.2 | V    |
| Drivers                |                                  |      |      |      |      |
| I <sub>spin(max)</sub> | maximum spindle current          | _    | 1    | -    | A    |
| I <sub>VCM(max)</sub>  | maximum voice coil motor current | _    | 0.8  | -    | A    |

#### **ORDERING INFORMATION**

| TYPE     | PACKAGE |                                       |          |  |  |
|----------|---------|---------------------------------------|----------|--|--|
| NUMBER   | NAME    | DESCRIPTION                           | VERSION  |  |  |
| TDA5147K | PLCC52  | plastic leaded chip carrier; 52 leads | SOT238-2 |  |  |

### **BLOCK DIAGRAMS**



**TDA5147K** 

# 12 V Voice Coil Motor (VCM) driver and spindle motor drive combination chip





TDA5147K

# 12 V Voice Coil Motor (VCM) driver and spindle motor drive combination chip

### PINNING

| SYMBOL               | PIN | I/O | DESCRIPTION                                            |
|----------------------|-----|-----|--------------------------------------------------------|
| V <sub>CCA1</sub>    | 1   | _   | analog supply voltage 1 (+5 V)                         |
| SDRVW                | 2   | 0   | phase 3 output for spindle motor                       |
| SMODE1               | 3   | I   | 3-state level input for spindle mode                   |
| CPOR                 | 4   | I/O | power-on reset delay capacitor                         |
| POR                  | 5   | 0   | power-on reset digital output (active LOW)             |
| POR12 <sub>ADJ</sub> | 6   | 0   | adjustment of POR threshold (for +12 V)                |
| POR5 <sub>ADJ</sub>  | 7   | 0   | adjustment of POR threshold (for +5 V)                 |
| SENWIS               | 8   | 0   | digital output of back EMF sense 3/inductive sense     |
| SISINK2              | 9   | _   | connection 2 to the sense resistor                     |
| SCNTL1               | 10  | I   | digital input 1 for spindle decoder                    |
| SCNTL2               | 11  | I   | digital input 2 for spindle decoder                    |
| SDRVV                | 12  | 0   | phase 2 output for spindle motor                       |
| V <sub>CCS</sub>     | 13  | _   | power supply of spindle motor drivers (+12 V)          |
| SCNTL3               | 14  | I   | digital input 3 for spindle decoder                    |
| SPWMTC               | 15  | 0   | capacitor for spindle low side PWM time off            |
| SDRVN                | 16  | 0   | centre TAP connection to spindle motor                 |
| SENU                 | 17  | 0   | digital output of back EMF sense 1                     |
| SENV                 | 18  | 0   | digital output of back EMF sense 2                     |
| SHPWR3               | 19  | 0   | capacitor 3 for PARK supply voltage                    |
| BSTFLT               | 20  | 0   | booster filter output                                  |
| BSTCP2               | 21  | 0   | booster capacitor 2 output                             |
| RET <sub>ADJ</sub>   | 22  | I/O | retract voltage adjustment pin                         |
| SCOMP                | 23  | 0   | control amplifier pole adjustment                      |
| SDRVU                | 24  | 0   | phase 1 output for spindle motor                       |
| BSTCP1               | 25  | 0   | booster capacitor 1 output                             |
| SPWMFLT              | 26  | 0   | capacitor for spindle PWM filter                       |
| SISINK1              | 27  | _   | connection 1 to the sense resistor                     |
| AGND1                | 28  | _   | analog ground 1                                        |
| SHPWR1               | 29  | 0   | capacitor 1 for PARK supply voltage                    |
| SIPWM                | 30  | I   | digital PWM input for spindle current                  |
| SISENH               | 31  | 0   | sense resistor for spindle current                     |
| SISENL               | 32  | 0   | isolated ground connection for spindle sense amplifier |
| V <sub>CMINP</sub>   | 33  | I   | closed loop voltage compensation of VCM                |
| PGND1                | 34  | _   | power ground of VCM driver                             |
| V <sub>PCNTL</sub>   | 35  | I   | PARK enable 3-state voltage level input                |
| V <sub>CMN</sub>     | 36  | 0   | negative output voltage of H-bridge                    |
| V <sub>ref(o)</sub>  | 37  | 0   | reference voltage output for external ADC              |
| V <sub>ref(i)</sub>  | 38  | I   | reference voltage input for the 2nd sense amplifier    |
| V <sub>CCV</sub>     | 39  | _   | power supply of VCM driver (+12 V)                     |
| V <sub>ISENH</sub>   | 40  |     | positive input voltage of sense resistor amplifier     |

| SYMBOL              | PIN | I/O | DESCRIPTION                                        |  |
|---------------------|-----|-----|----------------------------------------------------|--|
| V <sub>ISENS2</sub> | 41  | 0   | voltage output 2 of sense resistor amplifier       |  |
| V <sub>CMP</sub>    | 42  | 0   | positive output voltage of H-bridge                |  |
| VISENL              | 43  | I   | negative input voltage of sense resistor amplifier |  |
| V <sub>ISENS1</sub> | 44  | 0   | voltage output 1 of sense resistor amplifier       |  |
| PGND2               | 45  | _   | power ground 2 of voice coil motor driver          |  |
| VIPWML              | 46  | I   | PWM input voltage (LSB)                            |  |
| VIPWMH              | 47  | I   | PWM input voltage (MSB)                            |  |
| V <sub>FLTINP</sub> | 48  | 0   | voice coil motor PWM filter capacitor              |  |
| V <sub>FLTOUT</sub> | 49  | 0   | PWM filter output voltage                          |  |
| V <sub>CCA2</sub>   | 50  | _   | analog supply voltage 2 (+12 V)                    |  |
| SHPWR2              | 51  | 0   | capacitor for PARK supply voltage                  |  |
| AGND2               | 52  | _   | analog ground 2                                    |  |



#### FUNCTIONAL DESCRIPTION

#### Spindle drivers

The spindle section contains both the low and high side drivers (configured as H bridges) for a three-phase DC brushless motor. Back EMF (BEMF) sensing of the commutation rate needs to be output to an external digital ASIC circuit. This digital circuit also provides the input commutation control. Consequently, all speed control, start-up routine and commutation control will be generated by the digital circuit.

The SIPWM signal from the digital circuit is used to control the spindle current. This PWM signal is internally filtered. The output of this filter is duty factor dependent only. The filter characteristics is that of a 1-pole low-pass filter, with the pole location being controlled by the external capacitor connected to pin SPWMFLT.

Dynamic braking is possible only during non power-down situations and must be initiated by the digital circuit.

#### SMODE1

A 3-state level mode line (SMODE1) has been included to allow for;

- 1. An induction sensing algorithm in pre-start-up (V<sub>CCA1</sub>).
- 2. PWM control during start-up (0.5V<sub>CCA1</sub>).
- 3. Linear control (0 V).

#### SENSING MODE

The induction sensing mode is used for two purposes. Firstly one of the BEMF sensor outputs (SENWIS) will be shared with the voltage comparator that is used for the induction sensing function. Prior to start-up each phase can be excited for a short period of time. The current from each coil can be monitored via the multiplexed output (SENWIS). By comparing the rise times of each phase the rotor position can be determined.

Secondly, in situations where the spindle motor requires more current to spin-up, this mode is used with the exception that the output SENWIS is ignored. Since, in the induction sense mode, the output drivers are operated in saturation mode, the motor current is limited only by the power supply. This condition of induction sense mode can be used to overcome the head friction and must be used only when needed.

#### PWM MODE

The PWM mode is normally used during the start-up phase. Maximum drive voltage is applied to the low drivers

to obtain high start-up torque. The purpose of the PWM mode is to drive the low drivers into saturation (saturation reduces the power dissipation in the TDA5147K during start-up).

When the spindle current reaches the programmed set current (SIPWM) value, a one-shot is fired. The output of the one-shot remains high for the programmed off-time ( $t_{off}$ ) set by the capacitor/resistor network at the SPWMTC pin. The one-shot is not retriggerable for approximately 10% of the off-time, this gives a minimum of (10%  $t_{off}$ ) time-on. During the off-time, the lower spindle output drivers are switched off. The on-time of the drivers is not fixed but is determined by the charging time of the coil current to reach the program set current.

The turn-off time is calculated by the equation:  $t_{off}$  = R  $\times$   $C_{ln(2)}$ 

Where R = 68 k $\Omega$  and C = 220 pF, t<sub>off</sub> = 10.4  $\mu$ s.

The minimum on-time can be calculated by the equation:

$$t_{on} = \frac{\sigma}{I}$$

#### LINEAR MODE

The linear mode is used when the motor is near to its intended speed. It can also be used at start-up, but higher power dissipation will occur. In the linear mode the linear drivers are controlled by a sensing amplifier. A Miller network is used to obtain soft switching on the lower drivers. This prevents large voltage spikes on the motor coils when the lower drivers are switching. The high drivers are switched into the linear (resistive) region.

The transconductance gain of the low driver current to filter voltage can be calculated as follows:

$$G_{m} = \frac{I_{coil}}{V_{SPWMFLT}} = \frac{1}{R_{s}} \left\{ \frac{V_{SISENH}}{V_{SPWMFLT}} \right\} = \frac{1}{R_{s}} = \frac{1}{5} = A/V$$

For a 100% duty factor at SIPWM, the nominal voltage at SPWMFLT = 1.74 V. The calculated coil current for a 100% duty factor (sense resistors  $R_s = 0.33 \Omega$ ) is:

$$I_{coil} = \frac{1}{0.33} \times \frac{1}{5} \times 1.74 = 1.05 \text{ A}$$

Referencing to the duty factor, the coil current is:

$$I_{coil} = \frac{1}{R_s} = \frac{1}{5} \times 1.74 \times \frac{0\% \text{ duty}}{100} = \frac{1}{R_s} (0.348) \times \frac{0\% \text{ duty}}{100}$$

The duty factor is arranged so that at 100%, the voltage SPWMFLT = 1.74 V and at a 5% duty factor SPWMFLT = 0 V. This is to ensure that at 0% duty factor the current will be zero (allowances for circuit tolerances).

The input decoder is driven by three lines which define the windings to be energized. The input decoder must then translate these lines to six lines to drive the six output drivers. The truth table is given in Table 1.

| Table 1 | Input decoder truth table |  |
|---------|---------------------------|--|
|---------|---------------------------|--|

| CONDITION     | SCNTL1 | SCNTL2 | SCNTL3 | SDRVU <sup>(1)</sup> | SDRVV <sup>(1)</sup> | SDRVW <sup>(1)</sup> |
|---------------|--------|--------|--------|----------------------|----------------------|----------------------|
| Disable       | LOW    | LOW    | LOW    | Х                    | Х                    | Х                    |
| Dynamic brake | HIGH   | HIGH   | HIGH   | HIGH                 | HIGH                 | HIGH                 |
| State 1       | HIGH   | HIGH   | LOW    | LOW                  | Х                    | HIGH                 |
| State 2       | HIGH   | LOW    | LOW    | Х                    | LOW                  | HIGH                 |
| State 3       | HIGH   | LOW    | HIGH   | HIGH                 | LOW                  | Х                    |
| State 4       | LOW    | LOW    | HIGH   | HIGH                 | Х                    | LOW                  |
| State 5       | LOW    | HIGH   | HIGH   | Х                    | HIGH                 | LOW                  |
| State 6       | LOW    | HIGH   | LOW    | LOW                  | HIGH                 | Х                    |
| Under voltage | _      | _      | _      | Х                    | Х                    | Х                    |

#### Note

1. X = 3-state.

### VCM driver

The VCM driver is a linear, class AB, H-bridge type power driver with all power devices internal to the chip. In addition to the power stage a sense resistor enables VCM current to be measured and brought out to a separate ADC via the  $V_{ISENS2}$  pin. The reference voltage for the  $V_{ISENS2}$  output is provided externally. The current level to the VCM is controlled via two PWM signals that are generated by the digital circuit. The input voltage at pin 47 ( $V_{IPWMH}$ )

represents a weighting of 32 times more than the input voltage at pin 46 ( $V_{IPWML}$ ), thus the current command is equal to 32 × duty factor ( $V_{IPWML} + V_{IPWMH}$ ). These PWM signals are filtered by an internal 3rd-order low-pass filter (Butterworth filter). The bandwidth of this low-pass filter is nominally 40 kHz (less than 2 degrees lag at 500 Hz), but the real pole may be adjustable by an external capacitor. The analog output of the filter depends on the duty factor of the PWM signal and not on the logic level.



#### PARK ENABLE

A 3-state-level mode line ( $V_{\mbox{PCNTL}}$ ) has been included that will:

- 1. Enable VCM drivers; V<sub>CCA1</sub> (normal).
- 2. Disable VCM drivers; 0.5V<sub>CCA1</sub>.
- 3. PARK (soft retract the actuator); 0 V.

#### Enable VCM drivers

When the enable signal is HIGH, the VCM drivers are controlled by the two PWM inputs. The two digital signals convert the duty factor to a voltage level at V<sub>FLTOUT</sub>. At a 100% duty factor the V<sub>FLTINP</sub> voltage is approximately 1 V above V<sub>ref(o)</sub>. At a 0% duty factor the V<sub>FLTINP</sub> voltage is approximately –1 V below V<sub>ref(o)</sub>. At a 50% duty factor, the voltage level is equal to V<sub>ref(o)</sub>. At a 50% duty factor, the voltage is amplified, filtered and output at V<sub>FLTOUT</sub>. The voltage at V<sub>FLTOUT</sub> varies between ±2 V about V<sub>ref(o)</sub>. The V<sub>FLTOUT</sub> voltage, in conjunction with the sense resistor amplifier, drives the two VCM drivers as illustrated in Fig.8. The transconductance equation that governs the voltage from V<sub>FLTINP</sub> to I<sub>coil</sub> is:

$$G_{m} = \frac{I_{coil}}{V_{FLTINP} - V_{ref(o)}} = \frac{I_{coil}}{(V_{FLTOUT} - V_{ref(o)})}$$
$$= 2 \times \frac{1}{gain} \times \frac{R2}{R1} \times \frac{1}{R_{s}} \text{ Amps per Volt}$$

In a typical application:

$$\frac{I_{coil}}{V_{FLTINP} - V_{ref(o)}} = \frac{2}{4} \times \frac{6.6 \text{ k}\Omega}{10 \text{ k}\Omega} \times \frac{1}{0.33} = 1 \text{ Amp per Volt}$$

The transconductance is variable by selecting external resistors R2/R1 and sense resistors  $R_s$ 

#### **Disable VCM drivers**

With the PARK enable signal at 0.5V the VCM drivers are disabled while the rest of the circuits remain enabled. A sleep mode is initiated when the spindle and VCM are disabled (this places the TDA5147K in its lowest power setting).

#### ACTUATOR PARK

Retracting the actuator can be accomplished by driving V<sub>PCNTL</sub> LOW in conjunction with either the spindle is turning or a brake voltage has been applied. An adjustable retract voltage of 1.2 V (max.) is applied between the V<sub>CMN</sub> and V<sub>CMP</sub> outputs. The retract circuit obtains its retract current from the spindle SDRVU phase. If the SDRVU phase is zero there will be no retract voltage.

The retract voltage is determined by two external resistors. One end is tied to  $V_{CMN}$  and the other to ground. The common point is tied to pin 22 (RET<sub>ADJ</sub>); see Fig.1 for additional information.

The calculation of V<sub>RETRACT</sub> is as follows:

$$V_{\text{RETRACT}} = 0.65 \times \left(\frac{1+R2}{R1} + \frac{R2}{50 \text{ k}\Omega}\right)$$

Where 0.65 is V\_BE at 25 °C  $\Delta V_{BE}/\Delta T$  = –2 mV/°C; 50 k $\Omega$  can vary by  $\pm 30\%$ 

It should be noted that R2 has to be less than 10 k $\Omega$ .

#### **Power-on reset**

The power-on reset circuit monitors the voltage levels of both the +5 V and the +12 V supply voltages as shown in Fig.6. The  $\overrightarrow{POR}$  (active LOW) logic line is set HIGH following a supply voltage rise above a specified voltage threshold plus a hysteresis, and delayed by a time, t<sub>C</sub> that is controlled by an external capacitor. This  $\overrightarrow{POR}$  signal should remain HIGH until either the +5 or +12 V supplies drop below the voltage threshold, at which point the  $\overrightarrow{POR}$  line should be asserted LOW.

The t<sub>C</sub> timing is set by the following equation:

$$t_{\rm C} = \frac{{\rm C} \times {\rm V}_{\rm th}}{{\rm I}}$$

Where  $V_{th} = 2.5$  V and I is 12  $\mu$ A (typ.).

A negative going pulse width of 5  $\mu$ s on either the +5 or +12 V rail will provide a full output pulse. If another trigger pulse occurs before the output is completed a new output pulse will be originated. This implies the power-on reset circuit is a retriggerable one-shot with a maximum trigger pulse of 5  $\mu$ s (see Fig.7).







During a power-down situation the power-on reset circuit must not only generate a POR output signal, but must also activate the VCM retract circuitry. In doing so, the VCM driver draws power from the BEMF of the SDRVU output during spin-down, and uses this power to bias the VCM against one of the hard stops of the actuator. This prevents the heads from landing on data zones. This BEMF supply is isolated from the supply voltage for the drive, and is half-wave rectified. An external retract capacitor is used to provide the supply voltage for the retract circuit.

It should be noted that in both power-down retract and command retract situations, the voltage across the VCM is nominally limited to 1.2 V (to limit the velocity of the actuator). Additional information is given in Fig.6.

### SLEEP MODE

A sleep mode is used to save power when the spindle drivers and the VCM drivers are in a disabled state. These two conditions automatically turn off all drivers and amplifiers that are not required. The total power dissipation is approximately 100 mW. The sleep mode is activated when both the spindle is disabled (SCNTL1, 2 and 3 = 0) and the VCM is disabled ( $V_{PCNTL}$  left open-circuit).

#### THERMAL SHUTDOWN

When the TDA5147K chip temperature is greater than 150 °C all power drivers will be automatically disabled. This is to ensure that no fire hazard occurs due to chip overheating.

### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL            | PARAMETER                          | CONDITIONS             | MIN. | MAX. | UNIT |
|-------------------|------------------------------------|------------------------|------|------|------|
| V <sub>CCA1</sub> | analog supply voltage 1            | indefinite time period | -0.3 | 6.0  | V    |
|                   |                                    | note 1                 | -0.3 | 7.0  | V    |
| V <sub>CCA2</sub> | analog supply voltage 2            | indefinite time period | -0.3 | 13.5 | V    |
|                   |                                    | note 1                 | -0.3 | 15.0 | V    |
| Vo                | output voltage (pins 2, 12 and 24) |                        | -0.3 | 20   | V    |
| V <sub>n</sub>    | output voltage on other pins       |                        | -0.3 | _    | V    |
| T <sub>stg</sub>  | IC storage temperature             |                        | -55  | +125 | °C   |
| Tj                | maximum junction temperature       |                        | -    | 150  | °C   |
| T <sub>amb</sub>  | operating ambient temperature      |                        | 0    | 70   | °C   |

#### Note

1. Stress beyond these levels may cause permanent damage to the device. This is a stress rating only and functional operation of the device under this condition is not implied.

### HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices.

### THERMAL CHARACTERISTICS

See report AA94052 (dated 94-02-03): "PLCC52 - Thermal resistance evaluation".

| SYMBOL              | PARAMETER                                               | VALUE | UNIT |
|---------------------|---------------------------------------------------------|-------|------|
| T <sub>th j-a</sub> | thermal resistance from junction to ambient in free air | 30    | K/W  |

**TDA5147K** 

# 12 V Voice Coil Motor (VCM) driver and spindle motor drive combination chip

### **OPERATING CHARACTERISTICS**

 $V_{CCA1}$  = 5 V;  $V_{CCS}$  =  $V_{CCA2}$  =  $V_{CCV}$  = 12 V;  $T_{amb}$  = 0 to 70 °C; unless otherwise specified.

| SYMBOL              | PARAMETER                                                   | CONDITIONS                                                 | MIN.                              | TYP.                  | MAX.                              | UNIT |
|---------------------|-------------------------------------------------------------|------------------------------------------------------------|-----------------------------------|-----------------------|-----------------------------------|------|
| Supplies            | ,                                                           | 1                                                          | 1                                 | 1                     |                                   |      |
| V <sub>CCA1</sub>   | analog supply voltage 1                                     |                                                            | 4.5                               | 5                     | 5.5                               | V    |
| V <sub>CCS</sub>    | supply voltage for spindle motor drivers                    |                                                            | 10.8                              | 12                    | 13.2                              | V    |
| V <sub>CCV</sub>    | supply voltage for VCM driver                               |                                                            | 10.8                              | 12                    | 13.2                              | V    |
| V <sub>CCA2</sub>   | analog supply voltage 2                                     |                                                            | 10.8                              | 12                    | 13.2                              | V    |
| Reference           | e voltage; pin 38 (V <sub>ref(i)</sub> )                    |                                                            |                                   |                       |                                   |      |
| V <sub>ref(i)</sub> | reference voltage input                                     |                                                            | 1.75                              | _                     | 2.75                              | V    |
| Upper boo           | oster                                                       |                                                            | ł                                 | 1                     |                                   |      |
| Co                  | external output capacitor                                   | connected between<br>BSTCP1 and BSTCP2                     | -                                 | 10                    | -                                 | nF   |
| C <sub>CP</sub>     | charge pump capacitor                                       | connected between<br>BSTFLT and ground                     | -                                 | 22                    | -                                 | nF   |
| Spindle lo          | w side; pin 15 (SPWMTC)                                     |                                                            | ł                                 |                       |                                   |      |
| C <sub>sl</sub>     | capacitor for spindle low side                              |                                                            | -                                 | 220                   | _                                 | pF   |
| R <sub>sl</sub>     | resistor for spindle low side                               |                                                            | _                                 | 68                    | _                                 | kΩ   |
| Capacitor           | s for PARK voltage supply; pin                              | s 19 and 51 (SHPWR3 and                                    | I SHPWR2)                         |                       |                                   |      |
| C <sub>clamp</sub>  | clamp capacitor                                             |                                                            | _                                 | 22                    | _                                 | μF   |
| Digital PW          | /M input; pin 30 (SIPWM)                                    |                                                            |                                   |                       |                                   |      |
| V <sub>IH</sub>     | HIGH level input voltage                                    |                                                            | 3                                 | 5                     | 5.5                               | V    |
| V <sub>IL</sub>     | LOW level input voltage                                     |                                                            | -0.3                              | 0                     | 2                                 | V    |
| Digital inp         | outs of spindle decoder; pins 10                            | ), 11 and 14 (SCNTL1, 2 ar                                 | nd 3)                             |                       |                                   |      |
| V <sub>IH</sub>     | HIGH level input voltage                                    | see Table 1; $V_{CCA1} = 5 V$                              | 3.5                               | -                     | _                                 | V    |
| 3-state lev         | vel input; pin 3 (SMODE1)                                   |                                                            | ·                                 |                       |                                   |      |
| V <sub>oh</sub>     | 3-state voltage level for current sense in non PWM mode     |                                                            | 0.75V <sub>CCA1</sub><br>+ 150 mV | -                     | -                                 | V    |
| V <sub>iZ</sub>     | 3-state voltage level for BEMF sense and PWM switch control | see Table 1; state also<br>achieved with floating<br>input | 0.25V <sub>CCA1</sub><br>+ 150 mV | 0.50V <sub>CCA1</sub> | 0.75V <sub>CCA1</sub><br>- 150 mV | V    |
| V <sub>ol</sub>     | 3-state voltage level for BEMF sense and linear control     |                                                            | -                                 | -                     | 0.25V <sub>CCA1</sub><br>- 150 mV | V    |
| Control ar          | nplifier; pin 23 (SCOMP)                                    |                                                            |                                   |                       |                                   |      |
| C <sub>SCOMP</sub>  | control loop capacitor                                      |                                                            | _                                 | 47                    | _                                 | nF   |

## TDA5147K

| SYMBOL              | PARAMETER                                   | CONDITIONS                                                 | MIN.                              | TYP.                  | MAX.                              | UNIT |
|---------------------|---------------------------------------------|------------------------------------------------------------|-----------------------------------|-----------------------|-----------------------------------|------|
| PARK ena            | ble; pin 35 (V <sub>PCNTL</sub> )           |                                                            |                                   |                       |                                   | 4    |
| V <sub>oh</sub>     | voltage level for enable                    |                                                            | 0.75 <sub>VCCA1</sub><br>+ 150 mV | -                     | -                                 | V    |
| V <sub>iZ</sub>     | voltage level for disable                   | see Table 1; state also<br>achieved with floating<br>input | 0.25V <sub>CCA1</sub><br>+ 150 mV | 0.50V <sub>CCA1</sub> | 0.75V <sub>CCA1</sub><br>- 150 mV | V    |
| V <sub>ol</sub>     | voltage level for retract                   |                                                            | -                                 | -                     | 0.25V <sub>CCA1</sub><br>- 150 mV | V    |
| PWM deco            | oder; pins 46 and 47 (V <sub>IPWML</sub> ar | nd V <sub>IPWMH</sub> )                                    | ·                                 |                       |                                   |      |
| V <sub>IH</sub>     | HIGH level input voltage                    |                                                            | 3.0                               | _                     | _                                 | V    |
| V <sub>IL</sub>     | LOW level input voltage                     |                                                            | -                                 | _                     | 2.0                               | V    |
| f <sub>PWM</sub>    | frequency range at the inputs of the PWM    | C <sub>FLTINP</sub> = 1.8 nF                               | -                                 | -                     | 625                               | kHz  |
| T <sub>PWM</sub>    | PWM pulse width                             |                                                            | 25                                | _                     | _                                 | ns   |
| Sense res           | istor amplifier; pins 40 and 43             | (V <sub>ISENH</sub> and V <sub>ISENL</sub> )               |                                   |                       |                                   |      |
| V <sub>iCM</sub>    | common mode input sense voltage             |                                                            | 0                                 | -                     | 2                                 | V    |
| R <sub>s(S)</sub>   | spindle sense resistor                      |                                                            | -                                 | 0.33                  | -                                 | Ω    |
| Power-on            | reset generator                             |                                                            |                                   |                       |                                   |      |
| CPOR                | power-on reset capacitor                    | see Fig.6                                                  | -                                 | 220                   | -                                 | nF   |
|                     | l filter                                    |                                                            |                                   |                       |                                   |      |
| C <sub>FLTINP</sub> | filter capacitor                            |                                                            | _                                 | 1.8                   | _                                 | nF   |
| VCM drive           | er                                          |                                                            |                                   |                       |                                   |      |
| R <sub>s(VCM)</sub> | VCM sense resistor                          |                                                            | _                                 | 0.33                  | _                                 | Ω    |

## **ELECTRICAL CHARACTERISTICS**

 $V_{CCA1} = 5 \text{ V}; V_{CCS} = V_{CCA2} = V_{CCV} = 12 \text{ V}; T_{amb} = 0 \text{ to } 70 \text{ }^{\circ}\text{C}; \text{ note } 1; \text{ unless otherwise specified.}$ 

| SYMBOL            | PARAMETER                               | CONDITIONS                                                | MIN. | TYP. | MAX. | UNIT |  |  |  |
|-------------------|-----------------------------------------|-----------------------------------------------------------|------|------|------|------|--|--|--|
| Analog supp       | Analog supply current (nominal voltage) |                                                           |      |      |      |      |  |  |  |
| I <sub>CCA1</sub> | analog supply current 1                 | linear (no spindle or VCM load)                           | _    | 5.0  | 8.0  | mA   |  |  |  |
|                   |                                         | sleep mode (no spindle or VCM load)                       | -    | 3.0  | -    | mA   |  |  |  |
| I <sub>CCA2</sub> | analog supply current 2                 | linear (no spindle or VCM load)                           | _    | 20   | 33   | mA   |  |  |  |
|                   |                                         | sleep mode (no spindle or VCM load) sense resistor output | -    | 2.3  | -    | mA   |  |  |  |
|                   |                                         | sleep mode (no spindle or VCM load) sense resistor input  | -    | 6.0  | -    | mA   |  |  |  |
| P <sub>tot</sub>  | total power dissipation                 | sleep mode                                                | _    | _    | 150  | mW   |  |  |  |

## TDA5147K

| SYMBOL              | PARAMETER                                      | CONDITIONS                                                                                | MIN. | TYP. | MAX. | UNIT |
|---------------------|------------------------------------------------|-------------------------------------------------------------------------------------------|------|------|------|------|
| Voltage boo         | ster; pin 20 (BSTFLT)                          | 1                                                                                         | Į    |      | 1    | 4    |
| V <sub>oCP</sub>    | charge pump output<br>voltage                  | nominal voltages                                                                          | 18.2 | 19.2 | 19.8 | V    |
| I <sub>oCP</sub>    | charge pump output current                     | voltage drop of 100 mV across booster                                                     | _    | 1.5  | _    | mA   |
| Power moni          | tor comparators; pins 6 and                    | $17 (\overline{POR}12_{ADJ} \text{ and } \overline{POR}5_{ADJ})$                          |      |      |      |      |
| V <sub>th12</sub>   | threshold voltage level adjustment for +12 V   |                                                                                           | 8.7  | 9.0  | 9.3  | V    |
| V <sub>th5</sub>    | threshold voltage level<br>adjustment for +5 V |                                                                                           | 4.4  | 4.5  | 4.6  | V    |
| V <sub>hys1</sub>   | hysteresis on V <sub>CCA1</sub><br>comparator  | hysteresis in positive direction.                                                         | 40   | 60   | 80   | mV   |
| V <sub>hys2</sub>   | hysteresis on V <sub>CCA2</sub><br>comparator  | hysteresis in positive direction.                                                         | 130  | 200  | 270  | mV   |
| V <sub>12adj</sub>  | power-on reset 12 V adjustable voltage         | normal power supply to resistor divider 25.4 and 9.7 $k\Omega$                            | 3.25 | 3.32 | 3.39 | V    |
| V <sub>5adj</sub>   | power-on reset 5 V<br>adjustable voltage       | normal power supply to resistor divider 7.86 and 10 $\ensuremath{k\Omega}$                | 2.74 | 2.8  | 2.86 | V    |
| Power-on re         | eset generator; pins 4 and 5                   | (CPOR and POR); see Fig.6                                                                 | ·    |      |      |      |
| V <sub>OL</sub>     | LOW level input voltage                        | $I_{OL} = 2 \text{ mA}; V_{CC} = 5 \text{ or } 12 \text{ V}$<br>(below threshold voltage) | -    | -    | 0.7  | V    |
| V <sub>OH</sub>     | HIGH level input voltage                       | V <sub>CC</sub> = 5 or 12 V<br>(above hysteresis voltage)                                 | 4.85 | -    | -    | V    |
| I <sub>source</sub> | source current for charging capacitor (pin 4)  |                                                                                           | 8.2  | 12   | 15.3 | μA   |
| V <sub>th</sub>     | threshold voltage (pin 4)                      |                                                                                           | -    | 2.5  | -    | V    |
| t <sub>dPOR</sub>   | power-on reset delay                           | C = 220 nF                                                                                | -    | 45   | _    | ms   |
| t <sub>RPULSE</sub> | power supply maximum<br>pulse duration         | see Fig.7                                                                                 | _    | 2.5  | 5.0  | μs   |
| Thermal pro         | tection                                        |                                                                                           |      |      |      |      |
| T <sub>Soff</sub>   | switch-off temperature                         | prevents fire hazard<br>(junction temperature)                                            | 150  | -    | 164  | °C   |
| ΔT                  | thermal hysteresis                             |                                                                                           | -    | 30   | -    | °C   |

#### Note

1. V<sub>CCA2</sub>, V<sub>CCV</sub>, V<sub>CCS</sub> and V<sub>CCA1</sub> are connected together; the outputs SDRVU, SDRVV, SDRVW, VCMP and VCMN are not loaded. Sleep mode defined by 000 as spindle code and VCM disable.

## SPINDLE MOTOR DRIVER CHARACTERISTICS

 $V_{CCA1} = 5 \text{ V}$ ;  $V_{CCS} = V_{CCA2} = V_{CCV} = 12 \text{ V}$ ;  $T_{amb} = 0$  to 70 °C; unless otherwise specified.

| SYMBOL              | PARAMETER                                                          | CONDITIONS                                                                            | MIN.     | TYP. | MAX.                    | UNIT |
|---------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------|------|-------------------------|------|
| Overvoltage         | e protection; pins 2, 12 and 2                                     | 4 (SDRVW, SDRVV and SDRVI                                                             | J)       |      |                         |      |
| V <sub>CLP</sub>    | overvoltage protection<br>clamping voltage                         | power supply off; apply<br>voltage to outputs; check<br>clamping voltage is at 100 mA | _        | 19   | _                       | V    |
| Spindle stat        | te control inputs; pins 10, 11                                     | and 14 (SCNTL1, 2 and 3)                                                              |          |      |                         |      |
| li                  | input current                                                      |                                                                                       | -10      | -    | +10                     | μA   |
| Back EMF c          | omparators                                                         |                                                                                       |          |      |                         |      |
| V <sub>CM</sub>     | common mode input voltage<br>for centre TAP connection<br>(pin 16) | comparators will be operational with other inputs at $V_{CCA2} - 1 V$                 | -0.5     | -    | V <sub>CCA2</sub> + 0.7 | V    |
| I <sub>CLP</sub>    | common mode clamping current                                       | V <sub>16</sub> = 0 V                                                                 | -1.6     | _    | -0.2                    | mA   |
| V <sub>Cos</sub>    | comparator offset voltage relative to pin 16                       | SDRVN voltage range from 3 to 10 V                                                    | -5       | _    | +5                      | mV   |
| $\Delta V_{Cos}$    | variation in comparator voltages                                   | for the same IC                                                                       | -7       | _    | +7                      | mV   |
| V <sub>sink</sub>   | comparators output drive sink voltage                              | I <sub>o(sink)</sub> = 1 mA                                                           | -        | _    | 0.5                     | V    |
| V <sub>source</sub> | comparators output drive source voltage                            | I <sub>o(source)</sub> = 40 μA                                                        | 2.7      | _    | -                       | V    |
| Spindle out         | put drivers; pins 2, 12 and 24                                     | (SDRVW, SDRVV and SDRVU                                                               | )        |      |                         |      |
| R <sub>ds(on)</sub> | total resistance at output                                         | I <sub>o</sub> = 1 A at T <sub>amb</sub> = 25 °C                                      | -        | 0.8  | 1.0                     | Ω    |
|                     | (source + sink + isolation)                                        | I <sub>o</sub> = 1 A at T <sub>j</sub> = 125 °C                                       | -        | 1.3  | 1.7                     | Ω    |
| I <sub>LO</sub>     | off-state output leakage current                                   | T <sub>j</sub> = 125 °C                                                               | -        | 0.3  | 1.0                     | mA   |
| V <sub>F</sub>      | recirculating diode forward voltage                                | I <sub>F</sub> = 1 A                                                                  | -        | 0.8  | -                       | V    |
| SRT                 | slew rate test                                                     | test for Miller network                                                               | 0.12     | -    | 0.24                    | V/µs |
| Spindle cur         | rent control PWM DAC and fi                                        | ilter; pins 26 and 30 (SPWMFL                                                         | T and SI | PWM) |                         |      |
| I <sub>30</sub>     | input current at pin 30                                            | at HIGH-to-LOW voltage transition                                                     | -200     | _    | +200                    | mA   |
| R <sub>26</sub>     | output resistance at pin 26                                        |                                                                                       | 23       | 34   | 45                      | kΩ   |
| V <sub>26</sub>     | output voltage                                                     | 100% duty factor at pin 30                                                            | -        | 1.75 | _                       | V    |
|                     |                                                                    | 50% duty factor at pin 30                                                             |          | 0.85 | -                       | V    |
|                     |                                                                    | 0% duty factor at pin 30                                                              | -        | 0    | _                       | V    |

## TDA5147K

| SYMBOL               | PARAMETER                                              | CONDITIONS                                                                                                   | MIN.   | TYP.  | MAX.  | UNIT |
|----------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------|-------|-------|------|
| PWM one-s            | hot; pin 15 (SPWMTC)                                   |                                                                                                              | 1      | -1    | ļ     |      |
| l <sub>sink</sub>    | output sink current                                    | V <sub>o</sub> = 3 V                                                                                         | 600    | 850   | 1100  | μA   |
| I <sub>source</sub>  | output source current                                  | V <sub>o</sub> = 1 V                                                                                         | -      | -12   | _     | μA   |
| V <sub>thST</sub>    | threshold voltage start level                          | voltage for discharging                                                                                      | 2.0    | 2.56  | 3.0   | V    |
| V <sub>thEND</sub>   | threshold voltage end level                            | voltage for charging                                                                                         | —      | 0.1   | 0.2   | V    |
| t <sub>off</sub>     | one-shot off time                                      | external network of R = 68 k $\Omega$<br>and C = 220 pF                                                      | -      | 10    | -     | μs   |
| t <sub>on(min)</sub> | one-shot minimum on time                               | external network of R = 68 k $\Omega$ and C = 220 pF                                                         | 1      | -     | -     | μs   |
| Current cor          | trol loop and sense amplifie                           | r; pins 23 and 31 (SCOMP and                                                                                 | SISENH | )     | -     |      |
| V <sub>i</sub>       | current sense amplifier<br>common mode input voltage   | current sense amplifier operational over range                                                               | 0      | -     | 3.0   | V    |
| I <sub>SENSE</sub>   | current sense amplifier input current                  |                                                                                                              | -10    | -     | -     | μA   |
| V <sub>ratio</sub>   | voltage ratio between<br>SPWMFLT and SISENH            | over sense resistance = 0.1 to 1 $\Omega$                                                                    | 4.9    | 5.0   | 5.1   | V/V  |
| V <sub>31</sub>      | output voltage at SENSH<br>(pin 31)                    | for 100% duty factor;<br>R <sub>s</sub> = 0.33 Ω; note 1                                                     | 0.317  | 0.335 | 0.353 | V    |
|                      |                                                        | for 50% duty factor;<br>R <sub>s</sub> = 0.33 $\Omega$                                                       | _      | 0.174 | -     | V    |
|                      |                                                        | for 5% duty factor;<br>$R_s = 0.33 \Omega$ ; note 2                                                          | 0      | 0.018 | 0.026 | V    |
|                      |                                                        | for 0% duty factor;<br>R <sub>s</sub> = 0.33 $\Omega$ ; note 3                                               | 0      | 0     | 1.0   | mV   |
| B <sub>WD</sub>      | current loop bandwidth for<br>SPWMFLT to motor current | $ \begin{array}{l} R_{s} = 0.33 \; \Omega,  L_{motor} = 1 \; mH, \\ R_{motor} = 12.0 \; \Omega \end{array} $ | -      | 1     | -     | kHz  |

#### Notes

- 1. Maximum current will be activated at 100% duty factor.
- 2. 5% duty factor guarantees current output.
- 3. Zero duty factor guarantees zero current output.

## TDA5147K

## **VOICE COIL MOTOR DRIVER CHARACTERISTICS**

 $V_{CCA1} = 5 \text{ V}$ ;  $V_{CCS} = V_{CCA2} = V_{CCV} = 12 \text{ V}$ ;  $T_{amb} = 0$  to 70 °C; unless otherwise specified.

| SYMBOL                                      | PARAMETER                                                                 | CONDITIONS                                                               | MIN.                   | TYP.                   | MAX.                   | UNIT |
|---------------------------------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------|------------------------|------------------------|------|
| Retract co                                  | ontrol voltage; pin 22 (RET <sub>ADJ</sub> )                              | 1                                                                        | 1                      | 1                      | 1                      |      |
| I <sub>RET</sub>                            | retract voltage load current                                              | $V_{29} = 9 V$ ; power supplies off                                      | -                      | 3.0                    | -                      | μA   |
| t <sub>h;RET</sub>                          | retract voltage hold time (power down)                                    | retract capacitor = 2.2 $\mu$ F                                          | 5                      | -                      | -                      | S    |
| V <sub>RET</sub> retract voltage regulation |                                                                           | nominal power supply at<br>T <sub>amb</sub> = 25 °C                      | _                      | 1.0                    | _                      | V    |
|                                             |                                                                           | power supply off;<br>V <sub>24</sub> = 9 to 2 V; V <sub>29</sub> = 7.5 V | _                      | 1.0                    | _                      | V    |
| VCM curre                                   | ent control PWM DAC; pins 46 to                                           | o 48 (V <sub>IPWML</sub> , V <sub>IPWMH</sub> and V                      | FLTINP)                |                        |                        |      |
| I <sub>47, 46</sub>                         | input current at pins 47 and 46                                           | voltage range 0 to 5 V                                                   | -200                   | _                      | +200                   | μA   |
| V <sub>FL(p)</sub>                          | positive full scale DAC output<br>voltage at pin 48 relative to<br>pin 37 | 100% duty factor                                                         | _                      | +1.0                   | _                      | V    |
| F <sub>LI(n)</sub>                          | negative full scale DAC output<br>voltage at pin 48 relative to<br>pin 37 | 0% duty factor                                                           | -                      | -1.0                   | -                      | V    |
|                                             | current ratio between MSB and LSB                                         |                                                                          | 31.5                   | 32                     | 32.5                   |      |
| Z <sub>o</sub>                              | output impedance from pin 48 to pin 37                                    |                                                                          | 1.40                   | 2.0                    | 2.6                    | kΩ   |
|                                             | I filter; pins 48 and 49 (V <sub>FLTINP</sub> a                           | nd V <sub>FLTOUT</sub> )                                                 |                        |                        |                        |      |
| lo                                          | output current on pin 49                                                  | $V_{49} = \Delta V_0 + 10 \text{ mV}$                                    | 500                    | -                      | -                      | μA   |
| $\Delta \Phi$                               | maximum phase shift from pin 48 to pin 49                                 | measured at 500 Hz;<br>C <sub>filter</sub> = 1.8 nF                      | -                      | _                      | 2                      | deg  |
| f <sub>co</sub>                             | filter cut-off frequency from<br>pin 48 to pin 49                         |                                                                          | -                      | 40                     | -                      | kHz  |
| $\alpha_{\text{filter}}$                    | filter attenuation at 1 MHz<br>measured from pin 48 to pin 49             |                                                                          | _                      | 70                     | _                      | dB   |
| V <sub>49</sub>                             | output voltage range measured at pin 49                                   | pins 46 and 47 at 0% duty factor                                         | V <sub>37</sub> – 2.06 | V <sub>37</sub> – 1.98 | V <sub>37</sub> – 1.90 | V    |
|                                             |                                                                           | pins 46 and 47 at 50%<br>duty factor                                     | 0.065                  | V <sub>37</sub>        | 0.065                  | V    |
|                                             |                                                                           | pins 46 and 47 at 100%<br>duty factor                                    | V <sub>37</sub> + 1.90 | V <sub>37</sub> + 1.98 | V <sub>37</sub> + 2.06 | V    |
| Reference                                   | e voltage; pin 37 (V <sub>ref(o)</sub> )                                  |                                                                          |                        |                        |                        |      |
| V <sub>ref(o)</sub>                         | output reference voltage                                                  | I <sub>o</sub> = 4 mA; C <sub>L</sub> = 10 nF                            | 3.8                    | 4.0                    | 4.2                    | V    |
|                                             |                                                                           |                                                                          |                        |                        |                        |      |

| SYMBOL               | PARAMETER                                            | CONDITIONS                                                                                                   | MIN.        | TYP.                   | MAX. | UNIT |
|----------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------|------------------------|------|------|
| Current se           | ense amplifier; pins 38, 40, 41, 4                   | 3 and 44 (V <sub>ref(i)</sub> , V <sub>ISENH</sub> , V <sub>IS</sub>                                         | ENS2, VISEN | and V <sub>ISENS</sub> | 1)   | 1    |
| I <sub>40, 43</sub>  | input current at pins 40 and 43                      | overvoltage range of 0 to 12 V                                                                               | -200        | 415                    | 540  | μA   |
| I <sub>sink1</sub>   | output sink current 1 (pin 44)                       | force $V_{40} - V_{43}$ to equal<br>-250 mV; allow output<br>drop of 100 mV between<br>no load and full load | +400        | -                      | -    | μΑ   |
| I <sub>source1</sub> | output source current 1 (pin 43)                     | force $V_{40} - V_{43}$ to equal<br>-250 mV; allow output<br>drop of 100 mV between<br>no load and full load | -           | -                      | -400 | μA   |
| V <sub>40, 43</sub>  | operating voltage range<br>(pins 40 and 43)          | gain and offset valid                                                                                        | 0           | -                      | 12   | V    |
| G1                   | amplifier gain for $V_{44} - V_{37}/V_{40} - V_{43}$ | under all conditions                                                                                         | 3.8         | 4.0                    | 4.2  | V/V  |
| V <sub>os1</sub>     | output offset voltage                                | $V_{40} - V_{43} = 0$ V at $0.5V_{CC}$                                                                       | -15         | _                      | +15  | mV   |
| B <sub>G1</sub>      | unity gain bandwidth                                 |                                                                                                              | -           | 10                     | _    | MHz  |
| PSRR                 | power supply rejection ratio                         | f <sub>i</sub> < 20 kHz                                                                                      | -           | 60                     | _    | dB   |
| V <sub>40, 43</sub>  | operating voltage range<br>(pins 40 and 43)          | gain and offset valid                                                                                        | 0           | -                      | 12   | V    |
| I <sub>sink2</sub>   | output sink current 2 (pin 41)                       | force $V_{40} - V_{43}$ to equal<br>-250 mV; allow output<br>drop of 100 mV between<br>no load and full load | +400        | -                      | _    | μΑ   |
| I <sub>source2</sub> | output source current 2 (pin 43)                     | force $V_{40} - V_{43}$ to equal<br>-250 mV; allow output<br>drop of 100 mV between<br>no load and full load | -           | -                      | -400 | μΑ   |
| G2                   | amplifier gain for $V_{41} - V_{38}/V_{40} - V_{43}$ | under all conditions                                                                                         | 3.8         | 4.0                    | 4.2  | V/V  |
| V <sub>os2</sub>     | output offset voltage                                | $V_{40} - V_{43} = 0$ V at $0.5V_{CC}$                                                                       | -23         | -                      | +23  | mV   |
| B <sub>G2</sub>      | unity gain bandwidth                                 |                                                                                                              | -           | 10                     | _    | MHz  |
| V <sub>ref(i)</sub>  | input voltage level (pin 38)                         |                                                                                                              | -           | -                      | 4.5  | V    |
| I <sub>ref(i)</sub>  | input current range (pin 38)                         | V <sub>i</sub> = 0 to 4.5 V                                                                                  | -           | 0.06                   | 1    | μA   |
|                      | ut drivers; pins 33, 36 and 42 (V                    | $_{\rm CMINP},$ V $_{\rm CMN}$ and V $_{\rm CMP}$ )                                                          |             |                        |      |      |
| R <sub>tot</sub>     | total output resistance                              | T <sub>amb</sub> = 25 °C                                                                                     | -           | 1.0                    | 1.25 | Ω    |
|                      | (source + sink + isolation)                          | T <sub>j</sub> = 125 °C                                                                                      | -           | 1.5                    | 1.9  | Ω    |
| I <sub>LO</sub>      | output leakage current                               | T <sub>j</sub> = 125 °C                                                                                      | -           | -                      | 1    | mA   |
| B <sub>G</sub>       | unity gain bandwidth                                 | from pin 33 to pins<br>36 and 42                                                                             | -           | 2                      | -    | MHz  |
| t <sub>cro</sub>     | crossover distortion time                            | ramp input pin 33 = 20 μs                                                                                    | -           | 2                      | 5    | μs   |

| SYMBOL                                     | PARAMETER                                    | CONDITIONS                                                                                                                                                                                                                                                                                                                                                              | MIN. | TYP. | MAX. | UNIT |
|--------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| RATIO =<br><u>/2</u><br><u>/1</u>          | symmetry of VCM drivers<br>(pins 33 and 36)  | $\begin{split} I_2 &= I_{RVCM} \text{ at duty} \\ \text{factor} &= 10\%; \\ I_1 &= I_{RCVM} \text{ at duty} \\ \text{factor} &= 90\%; \\ I_0 &= I_{RCVM} \text{ at duty} \\ \text{factor} &= 50\%; \text{R}_{\text{S}} &= 0.33 \ \Omega; \\ \text{R}_1 &= 10 \ \text{k}\Omega, \ \text{R}_2 &= 6.6 \ \text{k}\Omega, \\ \text{R}_{\text{L}} &= 15 \ \Omega \end{split}$ | 0.93 | 1    | 1.03 |      |
| L = $\left \frac{/2 - /0}{/1 - /0}\right $ | linearity of VCM drivers<br>(pins 33 and 36) | $\begin{split} I_2 &= I_{RVCM} \text{ at duty} \\ \text{factor} &= 10\%; \\ I_1 &= I_{RCVM} \text{ at duty} \\ \text{factor} &= 90\%; \\ I_0 &= I_{RCVM} \text{ at duty} \\ \text{factor} &= 50\%; \text{R}_S &= 0.33 \ \Omega; \\ \text{R}_1 &= 10 \ \text{k}\Omega, \ \text{R}_2 &= 6.6 \ \text{k}\Omega, \\ \text{R}_L &= 15 \ \Omega \end{split}$                   | 0.97 | 1    | 1.03 |      |
| l <sub>os</sub>                            | VCM output offset current                    | pins 47 and 46 at 50%<br>duty factor; $R_S = 0.33 \Omega$ ;<br>$R_1 = 10 k\Omega$ , $R_2 = 6.6 k\Omega$ ,<br>$R_L = 15 \Omega$                                                                                                                                                                                                                                          | -28  | 0    | +28  | mA   |
| I <sub>33</sub>                            | input current (pin 33)                       | V <sub>i</sub> = 0 to 10 V                                                                                                                                                                                                                                                                                                                                              | _    | 0.07 | 0.2  | μA   |
| V <sub>33</sub>                            | input offset voltage (pin 33)                | from pin 33 to pin 37                                                                                                                                                                                                                                                                                                                                                   | -10  | _    | +10  | mV   |

## TDA5147K

### MODE TABLES

Table 2VPCNTL and SCNTL modes

| MODES OF OPERATION AT   |                                               | SCNTL INPUT STATES <sup>(1)</sup> |             |             |  |
|-------------------------|-----------------------------------------------|-----------------------------------|-------------|-------------|--|
| POWER GOOD (POR = HIGH) | V <sub>PCNTL</sub> INPUT STATE <sup>(1)</sup> | SCNTL1                            | SCNTL2      | SCNTL3      |  |
| VCM enable              | HIGH                                          | Х                                 | Х           | Х           |  |
| VCM disable             | high impedance                                | X                                 | Х           | Х           |  |
| Park                    | LOW                                           | X                                 | Х           | Х           |  |
| Spindle enable          | Х                                             | see Table 3                       | see Table 3 | see Table 3 |  |
| Spindle disable         | Х                                             | LOW                               | LOW         | LOW         |  |
| Spindle brake           | Х                                             | HIGH                              | HIGH        | HIGH        |  |
| Spindle mode            | high impedance                                | LOW                               | LOW         | LOW         |  |

### Note

1. X = Don't care.

 Table 3
 Booster, driver, comparator, decoder, amplifier and filter modes

| FUNCTION        | UPPER<br>BOOSTER | UPPER<br>DRIVERS | LOWER<br>DRIVERS | COMPARATOR | CONTROL<br>AMPLIFIER |
|-----------------|------------------|------------------|------------------|------------|----------------------|
| Spindle enable  | ON               | ON               | ON               | ON         | ON                   |
| Spindle disable | ON               | ON               | ON               | ON         | ON                   |
| POR LOW         | OFF              | OFF              | ON               | ON         | OFF                  |
| Sleep           | OFF              | OFF              | ON               | ON         | OFF                  |

#### Table 4

| FUNCTION        | ONE-SHOT | CURRENT<br>COMPARATOR | PWM<br>DECODER<br>FILTER | SMODE<br>COMPARATOR | CURRENT<br>SENSE<br>AMPLIFIER | LOGIC<br>DECODER |
|-----------------|----------|-----------------------|--------------------------|---------------------|-------------------------------|------------------|
| Spindle enable  | ON       | ON                    | ON                       | ON                  | ON                            | ON               |
| Spindle disable | ON       | ON                    | ON                       | ON                  | ON                            | ON               |
| POR LOW         | ON       | ON                    | ON                       | ON                  | OFF                           | ON               |
| Sleep           | ON       | ON                    | ON                       | ON                  | OFF                           | ON               |

| FUNCTION            | V <sub>ISREF</sub><br>BUFFER | PWM              | A DECODER      |        | 12 AND 5 V<br>COMPARATOR | FILTER<br>AMPLIFIER    | ER DETECTOR          |                     | RETRACT CIRCUIT    |
|---------------------|------------------------------|------------------|----------------|--------|--------------------------|------------------------|----------------------|---------------------|--------------------|
| VCM enable          | NO                           |                  | NO             |        | NO                       | NO                     | NO                   |                     | OFF                |
| VCM Disable         | NO                           |                  | NO             |        | NO                       | NO                     | NO                   |                     | OFF                |
| Park                | NO                           |                  | NO             |        | NO                       | NO                     | NO                   |                     | NO                 |
| Sleep               | OFF                          |                  | OFF            |        | NO                       | OFF                    | NO                   |                     | OFF                |
| POR LOW             | OFF                          |                  | OFF            |        | NO                       | OFF                    | NO                   |                     | NO                 |
|                     | VOLTAGE                      | Vref             |                |        |                          |                        |                      |                     |                    |
| FUNCTION            | 3-STATE<br>LEVEL             | OUTPUT<br>BUFFER | Vref<br>OUTPUT | SENSE2 | SENSE1                   | VCM POWER<br>AMPLIFIER | VOLTAGE<br>GENERATOR | THERMAL<br>SHUTDOWN | N FUNCTION         |
| VCM enable          | NO                           | NO               | NO             | NO     | NO                       | NO                     | NO                   | NO                  | OFF                |
| VCM disable         | NO                           | NO               | NO             | NO     | NO                       | OFF                    | NO                   | NO                  | OFF <sup>(2)</sup> |
| Park <sup>(1)</sup> | NO                           | NO               | NO             | NO     | NO                       | OFF                    | NO                   | NO                  | OFF                |
| Sleep               | NO                           | OFF              | OFF            | OFF    | OFF                      | OFF                    | NO                   | NO                  | ON <sup>(3)</sup>  |
| POR LOW             | NO                           | OFF              | OFF            | OFF    | OFF                      | OFF                    | NO                   | NO                  | NO                 |

retract. reference. sense. thermal. voltage and sleep modes PWM. power. POR > Table 5

## 1996 Jul 26

# Notes

22

1. Park will provide adjustable retract if the spindle brake is on, or if the spindle brake is enabled.

If disable SP is OFF. ы.

Requires disable SP and VCM disable to be ON. ю.

| 12 V Voice Coil Motor (VCM) driver and |
|----------------------------------------|
| spindle motor drive combination chip   |

**Philips Semiconductors** 



### EQUATIONS

Gain from 
$$V_{FLTINP}$$
 to  $V_{FLTOUT}$ 

$$\frac{V_{FLTOUT} - V_{ref(0)}}{V_{FLTINP} - V_{ref(0)}} = 2$$
(1)

Gain from  $V_{FLTOUT}$  to  $V_{ISENS1}$  (under closed loop  $V_{CMINP}$  =  $V_{ref(o)})$ 

$$\frac{V_{FLTOUT} - V_{ref(o)}}{R1} = \frac{V_{ISENS1} - V_{ref(o)}}{R2} \text{ or } \frac{V_{FLTOUT} - V_{ref(o)}}{V_{SENS1} - V_{ref(o)}} = \frac{R1}{R2}$$
(2)

Gain of V<sub>ISENS1</sub> relative to  $\Delta V_s$  (voltage across R<sub>s</sub>)

$$HAVE \frac{V1 - V_{ref(0)}}{4R} = \frac{V_{ISENH}}{R} \frac{V1 - V_{SENS1}}{4R} = \frac{V_{ISENL}}{R}$$
(3)

$$SUB \frac{1 - V_{ref(o)}}{4R} = \frac{V_{ISENL} - V_{ISENH}}{R} = \frac{\Delta V_s}{R} \text{ or } \frac{V_{SENS1} - V_{ref(o)}}{\Delta V_s} = 4$$
(4)

Transconductance Equation

$$G_{m} = \frac{I_{COLL}}{V_{FLINP} - V_{ref(o)}} = \frac{\Delta V_{s}}{R_{s}} \times \frac{1}{V_{FLINTP} - V_{ref(o)}}$$
(5)

From equation (1) 
$$G_m = \frac{\Delta V_s}{R_s} - \frac{2}{V_{FTOUT} - V_{ref(o)}}$$

From equation (2) 
$$G_m = \frac{\Delta V_s}{R_s} \times 2 \times \frac{R2}{R1} (V_{SENS1} - V_{ref(o)})$$

From equation (3) and (4)  $G_m = \frac{1}{R_s} \times \frac{1}{4} \times 2 \times \frac{R2}{R1} = \frac{1}{2} \times \frac{1}{R_s} \times \frac{R2}{R1}$ 

**TDA5147K** 

# 12 V Voice Coil Motor (VCM) driver and spindle motor drive combination chip

### **APPLICATION INFORMATION**



### PACKAGE OUTLINES

## PLCC52: plastic leaded chip carrier; 52 leads



**TDA5147K** 

SOT238-2

## TDA5147K

### SOLDERING

#### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"IC Package Databook"* (order code 9398 652 90011).

#### **Reflow soldering**

Reflow soldering techniques are suitable for all PLCC packages.

The choice of heating method may be influenced by larger PLCC packages (44 leads, or more). If infrared or vapour phase heating is used and the large packages are not absolutely dry (less than 0.1% moisture content by weight), vaporization of the small amount of moisture in them can cause cracking of the plastic body. For more information, refer to the Drypack chapter in our *"Quality Reference Handbook"* (order code 9397 750 00192).

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C.

### Wave soldering

Wave soldering techniques can be used for all PLCC packages if the following conditions are observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The longitudinal axis of the package footprint must be parallel to the solder flow.
- The package footprint must incorporate solder thieves at the downstream corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### **Repairing soldered joints**

Fix the component by first soldering two diagonallyopposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

#### DEFINITIONS

| Data sheet status                                        |                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Objective specification                                  | This data sheet contains target or goal specifications for product development.                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| Preliminary specification                                | This data sheet contains preliminary data; supplementary data may be published later.                                                                                                                                                                                                                                                            |  |  |  |  |  |
| Product specification                                    | Product specification This data sheet contains final product specifications.                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| Limiting values                                          | Limiting values                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| more of the limiting values of the device at these or at | accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or<br>may cause permanent damage to the device. These are stress ratings only and operation<br>any other conditions above those given in the Characteristics sections of the specification<br>limiting values for extended periods may affect device reliability. |  |  |  |  |  |
| Application information                                  |                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|                                                          |                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |

Where application information is given, it is advisory and does not form part of the specification.

### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

NOTES

### Product specification

NOTES

### Product specification

NOTES

### Product specification

# Philips Semiconductors – a worldwide company

Argentina: see South America Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, Tel. +61 2 9805 4455, Fax. +61 2 9805 4466 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 1 60 101, Fax. +43 1 60 101 1210 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773 Belgium: see The Netherlands Brazil: see South America Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. +45 32 88 2636, Fax. +45 31 57 1949 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 615 800, Fax. +358 615 80920 France: 4 Rue du Port-aux-Vins, BP317, 92156 SURESNES Cedex, Tel. +33 1 40 99 6161, Fax. +33 1 40 99 6427 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 23 53 60, Fax. +49 40 23 536 300 Greece: No. 15, 25th March Street, GR 17778 TAVROS, Tel. +30 1 4894 339/911, Fax. +30 1 4814 240 Hungary: see Austria India: Philips INDIA Ltd, Shivsagar Estate, A Block, Dr. Annie Besant Rd. Worli, MUMBAI 400 018, Tel. +91 22 4938 541, Fax. +91 22 4938 722 Indonesia: see Singapore Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108, Tel. +81 3 3740 5130, Fax. +81 3 3740 5077 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Vietnam: see Singapore Tel. +9-5 800 234 7381 Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Middle East: see Italy Tel. +381 11 825 344, Fax.+381 11 635 777

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Tel. +31 40 27 82785, Fax. +31 40 27 88399 New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +64 9 849 4160, Fax. +64 9 849 7811 Norway: Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000. Fax. +47 22 74 8341 Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474 Poland: UI. Lukiska 10, PL 04-123 WARSZAWA, Tel. +48 22 612 2831, Fax. +48 22 612 2327 Portugal: see Spain Romania: see Italy Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW, Tel. +7 095 926 5361, Fax. +7 095 564 8323 Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. +65 350 2538, Fax. +65 251 6500 Slovakia: see Austria Slovenia: see Italv South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000, Tel. +27 11 470 5911, Fax. +27 11 470 5494 South America: Rua do Rocio 220, 5th floor, Suite 51, 04552-903 São Paulo, SÃO PAULO - SP, Brazil, Tel. +55 11 821 2333, Fax. +55 11 829 1849 Spain: Balmes 22, 08007 BARCELONA, Tel. +34 3 301 6312, Fax. +34 3 301 4107 Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM, Tel. +46 8 632 2000, Fax. +46 8 632 2745 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 1 488 2686, Fax. +41 1 481 7730 Taiwan: PHILIPS TAIWAN Ltd., 23-30F, 66 Chung Hsiao West Road, Sec. 1, P.O. Box 22978, TAIPEI 100, Tel. +886 2 382 4443, Fax. +886 2 382 4444 Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2 745 4090, Fax. +66 2 398 0793 Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. +90 212 279 2770, Fax. +90 212 282 6707 Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461 United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. +1 800 234 7381 Uruguay: see South America

For all other countries apply to: Philips Semiconductors, Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

Internet: http://www.semiconductors.philips.com

© Philips Electronics N.V. 1996

SCA51

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

397021/1200/01/pp32

Date of release: 1996 Jul 26

Document order number: 9397 750 00988

Let's make things better.



